Parasitic Substrate Coupling in High Voltage Integrated Circuits


Book Description

This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools. The injection of majority and minority carriers in the substrate is a recurring problem in smart power ICs containing high voltage, high current switching devices besides sensitive control, protection and signal processing circuits. The injection of parasitic charges leads to the activation of substrate bipolar transistors. This book explores how these events can be evaluated for a wide range of circuit topologies. To this purpose, new generalized devices implemented in Verilog-A are used to model the substrate with standard circuit simulators. This approach was able to predict for the first time the activation of a latch-up in real circuits through post-layout SPICE simulation analysis. Discusses substrate modeling and circuit-level simulation of parasitic bipolar device coupling effects in integrated circuits; Includes circuit back-annotation of the parasitic lateral n-p-n and vertical p-n-p bipolar transistors in the substrate; Uses Spice for simulation and characterization of parasitic bipolar transistors, latch-up of the parasitic p-n-p-n structure, and electrostatic discharge (ESD) protection devices; Offers design guidelines to reduce couplings by adding specific protections.




Substrate Noise Coupling in RFICs


Book Description

The book reports modeling and simulation techniques for substrate noise coupling effects in RFICs and introduces isolation structures and design guides to mitigate such effects with the ultimate goal of enhancing the yield of RF and mixed signal SoCs. The book further reports silicon measurements, and new test and noise isolation structures. To the authors’ knowledge, this is the first title devoted to the topic of substrate noise coupling in RFICs as part of a large SoC.




Design of Power Management Integrated Circuits


Book Description

Comprehensive resource on power management ICs affording new levels of functionality and applications with cost reduction in various fields Design of Power Management Integrated Circuits is a comprehensive reference for power management IC design, covering the circuit design of main power management circuits like linear and switched-mode voltage regulators, along with sub-circuits such as power switches, gate drivers and their supply, level shifters, the error amplifier, current sensing, and control loop design. Circuits for protection and diagnostics, as well as aspects of the physical design like lateral and vertical power delivery, pin-out, floor planning, grounding/supply guidelines, and packaging, are also addressed. A full chapter is dedicated to the design of integrated passives. The text illustrates the application of power management integrated circuits (PMIC) to growth areas like computing, the internet of Things, mobility, and renewable energy. Includes numerous real-world examples, case studies, and exercises illustrating key design concepts and techniques. Offering a unique insight into this rapidly evolving technology through the author's experience developing PMICs in both the industrial and academic environment, Design of Power Management Integrated Circuits includes information on: Capacitive, inductive and hybrid DC-DC converters and their essential circuit blocks, covering error amplifiers, comparators, and ramp generators Sensing, protection, and diagnostics, covering thermal protection, inductive loads and clamping structures, under-voltage, reference and power-on reset generation Integrated MOS, MOM and MIM capacitors, integrated inductors Control loop design and PWM generation ensuring stability and fast transient response; subharmonic oscillations in current mode control (analysis and circuit design for slope compensation) DC behavior and DC-related circuit design, covering power efficiency, line and load regulation, error amplifier, dropout, and power transistor sizing Commonly used level shifters (including sizing rules) and cascaded (tapered) driver sizing and optimization guidelines Optimizing the physical design considering packaging, floor planning, EMI, pinout, PCB design and thermal design Design of Power Management Integrated Circuits is an essential resource on the subject for circuit designers/IC designers, system engineers, and application engineers, along with advanced undergraduate students and graduate students in related programs of study.




Mixed-Signal Layout Generation Concepts


Book Description

This title covers important physical-design issues that exist in contemporary analogue and mixed-signal design flows. The authors bring together many principles and techniques required to successfully develop and implement layout generation tools to accommodate many mixed-signal layout generation needs.




Analyse Et Caractérisation Des Couplages Substrat Et de la Connectique Dans Les Circuits 3D


Book Description

The proposal of doubling the number of transistors on an IC chip (with minimum costs and subtle innovations) every 24 months by Gordon Moore in 1965 (the so-called called Moore's law) has been the most powerful driver for the emphasis of the microelectronics industry in the past 50 years. This law enhances lithography scaling and integration, in 2D, of all functions on a single chip, increasingly through system-on-chip (SOC). On the other hand, the integration of all these functions can be achieved through 3D integrations . Generally speaking, 3D integration consists of 3D IC packaging, 3D IC integration, and 3D Si integration. They are different and mostly the TSV (through-silicon via) separates 3D IC packaging from 3D IC/Si integrations since the latter two uses TSVs, but 3D IC packaging does not. TSV (with a new concept that every chip or interposer could have two surfaces with circuits) is the heart of 3D IC/Si integrations. Continued technology scaling together with the integration of disparate technologies in a single chip means that device performance continues to outstrip interconnect and packaging capabilities, and hence there exist many difficult engineering challenges, most notably in power management, noise isolation, and intra and inter-chip communication. 3D Si integration is the right way to go and compete with Moore's law (more than Moore versus more Moore). However, it is still a long way to go. In this book, Fengyuan SUN proposes new substrate network extraction techniques. Using this latter, the substrate coupling and loss in IC's can be analyzed. He implements some Green/TLM (Transmission Line Matrix) algorithms in MATLAB. It permits to extract impedances between any number of embedded contacts or/and TSVS. He does investigate models of high aspect ratio TSV, on both analytical and numerical methods electromagnetic simulations. This model enables to extract substrate and TSV impedance, S parameters and parasitic elements, considering the variable resistivity of the substrate. It is full compatible with SPICE-like solvers and should allow an investigation in depth of TSV impact on circuit performance.




CMOS Analog Integrated Circuits


Book Description

High-speed, power-efficient analog integrated circuits can be used as standalone devices or to interface modern digital signal processors and micro-controllers in various applications, including multimedia, communication, instrumentation, and control systems. New architectures and low device geometry of complementary metaloxidesemiconductor (CMOS) technologies have accelerated the movement toward system on a chip design, which merges analog circuits with digital, and radio-frequency components.




2009 International Conference on Semiconductor Technology for Ultra Large Scale Integrated Circuits and Thin Film Transistors


Book Description

This issue of ECS Transactions includes 33 papers that were presented at the Second International Conference on Semiconductor Technology for Ultra Large Integrated Circuits and Thin Film Transistors (ULSIC vs. TFT II), held in the Xi¿an Garden Hotel, Xian, China, July 5-10, 2009. This symposium was sponsored by the Engineering Conferences International.




Noise Coupling in System-on-Chip


Book Description

Noise Coupling is the root-cause of the majority of Systems on Chip (SoC) product fails. The book discusses a breakthrough substrate coupling analysis flow and modelling toolset, addressing the needs of the design community. The flow provides capability to analyze noise components, propagating through the substrate, the parasitic interconnects and the package. Using this book, the reader can analyze and avoid complex noise coupling that degrades RF and mixed signal design performance, while reducing the need for conservative design practices. With chapters written by leading international experts in the field, novel methodologies are provided to identify noise coupling in silicon. It additionally features case studies that can be found in any modern CMOS SoC product for mobile communications, automotive applications and readout front ends.




Next-Generation ADCs, High-Performance Power Management, and Technology Considerations for Advanced Integrated Circuits


Book Description

This book is based on the 18 tutorials presented during the 28th workshop on Advances in Analog Circuit Design. Expert designers present readers with information about a variety of topics at the frontier of analog circuit design, including next-generation analog-to-digital converters , high-performance power management systems and technology considerations for advanced IC design. For anyone involved in analog circuit research and development, this book will be a valuable summary of the state-of-the-art in these areas. Provides a summary of the state-of-the-art in analog circuit design, written by experts from industry and academia; Presents material in a tutorial-based format; Includes coverage of next-generation analog-to-digital converters, high-performance power management systems, and technology considerations for advanced IC design.




High Voltage Integrated Circuits


Book Description

Very Good,No Highlights or Markup,all pages are intact.