Book Description
Graduate level account of hardware verification and algebraic specification.
Author : Victoria Stavridou
Publisher : Cambridge University Press
Page : 212 pages
File Size : 10,63 MB
Release : 1993-07-22
Category : Computers
ISBN : 9780521443364
Graduate level account of hardware verification and algebraic specification.
Author : Douglas L. Perry
Publisher : McGraw Hill Professional
Page : 259 pages
File Size : 18,77 MB
Release : 2005-05-10
Category : Technology & Engineering
ISBN : 0071588892
Formal verification is a powerful new digital design method. In this cutting-edge tutorial, two of the field's best known authors team up to show designers how to efficiently apply Formal Verification, along with hardware description languages like Verilog and VHDL, to more efficiently solve real-world design problems. Contents: Simulation-Based Verification * Introduction to Formal Techniques * Contrasting Simulation vs. Formal Techniques * Developing a Formal Test Plan * Writing High-Level Requirements * Proving High-Level Requirements * System Level Simulation * Design Example * Formal Test Plan * Final System Simulation
Author : Sherief Reda
Publisher : Springer
Page : 0 pages
File Size : 11,9 MB
Release : 2018-12-17
Category : Technology & Engineering
ISBN : 9783319993218
This book provides readers with a comprehensive, state-of-the-art overview of approximate computing, enabling the design trade-off of accuracy for achieving better power/performance efficiencies, through the simplification of underlying computing resources. The authors describe in detail various efforts to generate approximate hardware systems, while still providing an overview of support techniques at other computing layers. The book is organized by techniques for various hardware components, from basic building blocks to general circuits and systems.
Author : Thomas Kropf
Publisher : Springer Science & Business Media
Page : 388 pages
File Size : 47,31 MB
Release : 1997-08-27
Category : Computers
ISBN : 9783540634751
This state-of-the-art monograph presents a coherent survey of a variety of methods and systems for formal hardware verification. It emphasizes the presentation of approaches that have matured into tools and systems usable for the actual verification of nontrivial circuits. All in all, the book is a representative and well-structured survey on the success and future potential of formal methods in proving the correctness of circuits. The various chapters describe the respective approaches supplying theoretical foundations as well as taking into account the application viewpoint. By applying all methods and systems presented to the same set of IFIP WG10.5 hardware verification examples, a valuable and fair analysis of the strenghts and weaknesses of the various approaches is given.
Author : Andreas Kuehlmann
Publisher : Springer Science & Business Media
Page : 744 pages
File Size : 26,9 MB
Release : 2003-03-31
Category : Computers
ISBN : 9781402073915
The Best of ICCAD marks the 20th anniversary of the International Conference on Computer Aided Design. This book presents a selection of papers from among the best contributions presented in ICCAD based on their impact on research and applications. The Best of ICCAD contains overview articles solicited from leading EDA researchers that comment on the historical context of the selected papers and outline their impact on follow up work. Nine leading companies including Cadence, Synopsys, Fujitsu, IBM and Magma offer "Industry Viewpoints" outlining the impact of ICCAD on their businesses. The Best of ICCAD provides an insightful reminder on how much progress has been made in EDA in the past twenty years and will be a useful tool for professionals in the field and students in the pursuit to crack the next wave of emerging EDA problems.
Author : Erik Seligman
Publisher : Elsevier
Page : 426 pages
File Size : 17,1 MB
Release : 2023-05-27
Category : Computers
ISBN : 0323956122
Formal Verification: An Essential Toolkit for Modern VLSI Design, Second Edition presents practical approaches for design and validation, with hands-on advice to help working engineers integrate these techniques into their work. Formal Verification (FV) enables a designer to directly analyze and mathematically explore the quality or other aspects of a Register Transfer Level (RTL) design without using simulations. This can reduce time spent validating designs and more quickly reach a final design for manufacturing. Building on a basic knowledge of SystemVerilog, this book demystifies FV and presents the practical applications that are bringing it into mainstream design and validation processes. New sections cover advanced techniques, and a new chapter, The Road To Formal Signoff, emphasizes techniques used when replacing simulation work with Formal Verification. After reading this book, readers will be prepared to introduce FV in their organization to effectively deploy FV techniques that increase design and validation productivity.
Author : Shi-Yu Huang
Publisher : Springer Science & Business Media
Page : 238 pages
File Size : 13,97 MB
Release : 2012-12-06
Category : Technology & Engineering
ISBN : 1461556937
Formal Equivalence Checking and Design Debugging covers two major topics in design verification: logic equivalence checking and design debugging. The first part of the book reviews the design problems that require logic equivalence checking and describes the underlying technologies that are used to solve them. Some novel approaches to the problems of verifying design revisions after intensive sequential transformations such as retiming are described in detail. The second part of the book gives a thorough survey of previous and recent literature on design error diagnosis and design error correction. This part also provides an in-depth analysis of the algorithms used in two logic debugging software programs, ErrorTracer and AutoFix, developed by the authors. From the Foreword: `With the adoption of the static sign-off approach to verifying circuit implementations the application-specific integrated circuit (ASIC) industry will experience the first radical methodological revolution since the adoption of logic synthesis. Equivalence checking is one of the two critical elements of this methodological revolution. This book is timely for either the designer seeking to better understand the mechanics of equivalence checking or for the CAD researcher who wishes to investigate well-motivated research problems such as equivalence checking of retimed designs or error diagnosis in sequential circuits.' Kurt Keutzer, University of California, Berkeley
Author : Jean-Louis Boulanger
Publisher : John Wiley & Sons
Page : 353 pages
File Size : 29,43 MB
Release : 2014-07-22
Category : Computers
ISBN : 1119002923
This book presents real-world examples of formal techniques in an industrial context. It covers formal methods such as SCADE and/or the B Method, in various fields such as railways, aeronautics, and the automotive industry. The purpose of this book is to present a summary of experience on the use of “formal methods” (based on formal techniques such as proof, abstract interpretation and model-checking) in industrial examples of complex systems, based on the experience of people currently involved in the creation and assessment of safety critical system software. The involvement of people from within the industry allows the authors to avoid the usual confidentiality problems which can arise and thus enables them to supply new useful information (photos, architecture plans, real examples, etc.).
Author : Ganesh Gopalakrishnan
Publisher : Springer
Page : 537 pages
File Size : 45,80 MB
Release : 2003-07-31
Category : Computers
ISBN : 3540495193
This book constitutes the refereed proceedings of the Second International Conference on Formal Methods in Computer-Aided Design, FMCAD '98, held in Palo Alto, California, USA, in November 1998. The 27 revised full papers presented were carefully reviewed and selected from a total of 55 submissions. Also included are four tools papers and four invited contributions. The papers present the state of the art in formal verification methods for digital circuits and systems, including processors, custom VLSI circuits, microcode, and reactive software. From the methodological point of view, binary decision diagrams, model checking, symbolic reasoning, symbolic simulation, and abstraction methods are covered.
Author : Dan Craigen
Publisher : William Andrew
Page : 319 pages
File Size : 13,6 MB
Release : 2012-12-02
Category : Computers
ISBN : 1437728170
Formal methods are mathematically-based techniques, often supported by reasoning tools, that can offer a rigorous and effective way to model, design and analyze computer systems. The purpose of this study is to evaluate international industrial experience in using formal methods. The cases selected are representative of industrial-grade projects and span a variety of application domains. The study had three main objectives: · To better inform deliberations within industry and government on standards and regulations; · To provide an authoritative record on the practical experience of formal methods to date; and À To suggest areas where future research and technology development are needed. This study was undertaken by three experts in formal methods and software engineering: Dan Craigen of ORA Canada, Susan Gerhart of Applied Formal Methods, and Ted Ralston of Ralston Research Associates. Robin Bloomfield of Adelard was involved with the Darlington Nuclear Generating Station Shutdown System case. Support for this study was provided by organizations in Canada and the United States. The Atomic Energy Control Board of Canada (AECB) provided support for Dan Craigen and for the technical editing provided by Karen Summerskill. The U.S. Naval Research Laboratories (NRL), Washington, DC, provided support for all three authors. The U.S. National Institute of Standards and Technology (NIST) provided support for Ted Ralston.