Models in Hardware Testing


Book Description

Model based testing is the most powerful technique for testing hardware and software systems. Models in Hardware Testing describes the use of models at all the levels of hardware testing. The relevant fault models for nanoscaled CMOS technology are introduced, and their implications on fault simulation, automatic test pattern generation, fault diagnosis, memory testing and power aware testing are discussed. Models and the corresponding algorithms are considered with respect to the most recent state of the art, and they are put into a historical context by a concluding chapter on the use of physical fault models in fault tolerance.




System-on-Chip Test Architectures


Book Description

Modern electronics testing has a legacy of more than 40 years. The introduction of new technologies, especially nanometer technologies with 90nm or smaller geometry, has allowed the semiconductor industry to keep pace with the increased performance-capacity demands from consumers. As a result, semiconductor test costs have been growing steadily and typically amount to 40% of today's overall product cost. This book is a comprehensive guide to new VLSI Testing and Design-for-Testability techniques that will allow students, researchers, DFT practitioners, and VLSI designers to master quickly System-on-Chip Test architectures, for test debug and diagnosis of digital, memory, and analog/mixed-signal designs. - Emphasizes VLSI Test principles and Design for Testability architectures, with numerous illustrations/examples. - Most up-to-date coverage available, including Fault Tolerance, Low-Power Testing, Defect and Error Tolerance, Network-on-Chip (NOC) Testing, Software-Based Self-Testing, FPGA Testing, MEMS Testing, and System-In-Package (SIP) Testing, which are not yet available in any testing book. - Covers the entire spectrum of VLSI testing and DFT architectures, from digital and analog, to memory circuits, and fault diagnosis and self-repair from digital to memory circuits. - Discusses future nanotechnology test trends and challenges facing the nanometer design era; promising nanotechnology test techniques, including Quantum-Dots, Cellular Automata, Carbon-Nanotubes, and Hybrid Semiconductor/Nanowire/Molecular Computing. - Practical problems at the end of each chapter for students.




Nanometer Technology Designs


Book Description

Traditional at-speed test methods cannot guarantee high quality test results as they face many new challenges. Supply noise effects on chip performance, high test pattern volume, small delay defect test pattern generation, high cost of test implementation and application, and utilizing low-cost testers are among these challenges. This book discusses these challenges in detail and proposes new techniques and methodologies to improve the overall quality of the transition fault test.




Test and Diagnosis for Small-Delay Defects


Book Description

This book will introduce new techniques for detecting and diagnosing small-delay defects in integrated circuits. Although this sort of timing defect is commonly found in integrated circuits manufactured with nanometer technology, this will be the first book to introduce effective and scalable methodologies for screening and diagnosing small-delay defects, including important parameters such as process variations, crosstalk, and power supply noise.




International Test Conference, 1992


Book Description

Annotation The proceedings of the 23rd edition of the premier technical conference on electronic testing, held in Baltimore, Maryland, September 1992, comprise papers, panels, and tutorials in the areas of design and test integration; test management; software; test hardware; device, assembly, and system test; and IEEE test standards. ITC's 1992 theme, Discover the New World of Test and Design, reflects the growing emphasis on tighter integration of test and design to assure the highest quality products. No subject index. Ruggedly bound for heavy use. Annotation copyrighted by Book News, Inc., Portland, OR.




Advances in Mechanical and Electronic Engineering


Book Description

This book includes the volume 3 of the proceedings of the 2012 International Conference on Mechanical and Electronic Engineering(ICMEE2012), held at June 23-24,2012 in Hefei, China. The conference provided a rare opportunity to bring together worldwide researchers who are working in the fields. This volume 3 is focusing on Electronic Engineering and Electronic Communication; Electronic Engineering and Electronic Image Processing.




IEEE VLSI Test Symposium


Book Description




The System of Objects


Book Description

The System of Objects is a tour de force—a theoretical letter-in-a-bottle tossed into the ocean in 1968, which brilliantly communicates to us all the live ideas of the day. Pressing Freudian and Saussurean categories into the service of a basically Marxist perspective, The System of Objects offers a cultural critique of the commodity in consumer society. Baudrillard classifies the everyday objects of the “new technical order” as functional, nonfunctional and metafunctional. He contrasts “modern” and “traditional” functional objects, subjecting home furnishing and interior design to a celebrated semiological analysis. His treatment of nonfunctional or “marginal” objects focuses on antiques and the psychology of collecting, while the metafunctional category extends to the useless, the aberrant and even the “schizofunctional.” Finally, Baudrillard deals at length with the implications of credit and advertising for the commodification of everyday life. The System of Objects is a tour de force of the materialist semiotics of the early Baudrillard, who emerges in retrospect as something of a lightning rod for all the live ideas of the day: Bataille’s political economy of “expenditure” and Mauss’s theory of the gift; Reisman’s lonely crowd and the “technological society” of Jacques Ellul; the structuralism of Roland Barthes in The System of Fashion; Henri Lefebvre’s work on the social construction of space; and last, but not least, Guy Debord’s situationist critique of the spectacle.




Made to Break


Book Description

Made to Break is a history of twentieth-century technology as seen through the prism of obsolescence. Giles Slade explains how disposability was a necessary condition for America's rejection of tradition and our acceptance of change and impermanence. This book gives us a detailed and harrowing picture of how, by choosing to support ever-shorter product lives, we may well be shortening the future of our way of life as well.




Static Timing Analysis for Nanometer Designs


Book Description

iming, timing, timing! That is the main concern of a digital designer charged with designing a semiconductor chip. What is it, how is it T described, and how does one verify it? The design team of a large digital design may spend months architecting and iterating the design to achieve the required timing target. Besides functional verification, the t- ing closure is the major milestone which dictates when a chip can be - leased to the semiconductor foundry for fabrication. This book addresses the timing verification using static timing analysis for nanometer designs. The book has originated from many years of our working in the area of timing verification for complex nanometer designs. We have come across many design engineers trying to learn the background and various aspects of static timing analysis. Unfortunately, there is no book currently ava- able that can be used by a working engineer to get acquainted with the - tails of static timing analysis. The chip designers lack a central reference for information on timing, that covers the basics to the advanced timing veri- cation procedures and techniques.